Reliable high speed data acquisition system using FPGA

dc.contributor.author Sabat, Samrat L.
dc.contributor.author Kumar D., Ajay
dc.contributor.author Rangababu, P.
dc.date.accessioned 2022-03-27T06:44:12Z
dc.date.available 2022-03-27T06:44:12Z
dc.date.issued 2009-12-01
dc.description.abstract This paper presents design and implementation of a Data Acquisition System (DAS) in Field Programmable Gate Arrays (FPGA) using System on Chip (SoC) methodology. To ensure the reliability of data being transmitted over the Channel, a suitable framing interface along with error detection is proposed and interfaced with Xilinx Aurora IP core. The proposed DAS is capable of transmitting the data a 1.25 Gbps over the channel. The main advantage of the proposed DAS is that the configuration and monitoring is done using the in-built PowerPC processor of FPGA through Universal Synchronous Asynchronous Receiver Transmitter (UART). This type of DAS is suitable for multi channel acoustic data acquisition and in Electronics Warfare systems. © 2009 IEEE.
dc.identifier.citation 2009 2nd International Conference on Emerging Trends in Engineering and Technology, ICETET 2009
dc.identifier.uri 10.1109/ICETET.2009.190
dc.identifier.uri http://ieeexplore.ieee.org/document/5395439/
dc.identifier.uri https://dspace.uohyd.ac.in/handle/1/9986
dc.subject Aurora
dc.subject DAS
dc.subject FPGA
dc.subject SoC
dc.title Reliable high speed data acquisition system using FPGA
dc.type Conference Proceeding. Conference Paper
dspace.entity.type
Files
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Plain Text
Description: