Reconfigurable architectures and algorithms: A research survey
Reconfigurable architectures and algorithms: A research survey
dc.contributor.author | Wankar, Rajeev | |
dc.contributor.author | Akerkar, Rajendra | |
dc.date.accessioned | 2022-03-27T00:17:02Z | |
dc.date.available | 2022-03-27T00:17:02Z | |
dc.date.issued | 2009-01-01 | |
dc.description.abstract | Ever since the introduction of the Dynamically Reconfigurable Buses, the architecture gained a lot of popularity amongst the researchers and scientists for its high performance computing with general purpose processor used. It is a powerful model of computation in which communication pattern between the processors could be changed during the execution. Following the years several new architectures and efficient algorithms for these were proposed, and their implementation using FPGA's have been shown. This paper presents a survey on the different architectures proposed, and few important algorithms presented for these specialized architectures over the period of last two decades. © 2009 Technomathematics Research Foundation. | |
dc.identifier.citation | International Journal of Computer Science and Applications. v.6(1) | |
dc.identifier.issn | 09729038 | |
dc.identifier.uri | http://ieeexplore.ieee.org/document/5072002/ | |
dc.identifier.uri | https://dspace.uohyd.ac.in/handle/1/3231 | |
dc.subject | AROB | |
dc.subject | LARPBS | |
dc.subject | PARBS | |
dc.subject | Polymorphic torus network | |
dc.subject | R-MESH | |
dc.subject | RN | |
dc.title | Reconfigurable architectures and algorithms: A research survey | |
dc.type | Journal. Article | |
dspace.entity.type |
Files
License bundle
1 - 1 of 1